Paper
19 October 2012 Onboard optimized hardware implementation of JPEG-LS encoder based on FPGA
Author Affiliations +
Abstract
A novel hardware implementation of JPEG-LS Encoder based on FPGA is introduced in this paper. Using a look-ahead technique, the critical delay paths of LOCO-I algorithm, such as feedback-loop circuit of parameters updating, are improved. Then an optimized architecture of JPEG-LS Encoder is proposed. Especially, run-mode encode process of JPEG-LS is covered in the architecture as well. Experiment results show that the circuit complexity and memory consumption of the proposed structure are much lower, while the data processing speed is much higher than some other available structures. So it is very suited for applying high-speed lossless compression of satellite sensing image onboard.
© (2012) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Wen Wei, Jie Lei, and Yunsong Li "Onboard optimized hardware implementation of JPEG-LS encoder based on FPGA", Proc. SPIE 8514, Satellite Data Compression, Communications, and Processing VIII, 851406 (19 October 2012); https://doi.org/10.1117/12.930869
Lens.org Logo
CITATIONS
Cited by 2 scholarly publications.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Computer programming

Error analysis

Image compression

Field programmable gate arrays

Clocks

Radium

Rubidium

Back to Top