Paper
28 March 2014 Lithography yield estimation model to predict layout pattern distortions with a reduced set of lithography simulations
Sergio Gómez, Francesc Moll, Juan Mauricio
Author Affiliations +
Abstract
A yield estimation model to evaluate the lithography distortion in a printed layout is presented. The yield model relates the probability of non-failure of a lithography hotspot with the manufacturing yield loss. We define a lithography hotspot as a pattern construct with excessive variation under lithography printing using lithography simulations. Thereby, we propose a pattern construct classifier to reduce the set of lithography simulations necessary to estimate the litho-degradation. The application of the yield model is demonstrated for different layout configurations showing that a certain degree of layout regularity improves the manufacturing yield and increases the number of good dies per wafer.
© (2014) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Sergio Gómez, Francesc Moll, and Juan Mauricio "Lithography yield estimation model to predict layout pattern distortions with a reduced set of lithography simulations", Proc. SPIE 9053, Design-Process-Technology Co-optimization for Manufacturability VIII, 90530M (28 March 2014); https://doi.org/10.1117/12.2046208
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Lithography

Calibration

Performance modeling

Manufacturing

Data modeling

Silicon

Image classification

Back to Top