Paper
20 June 2023 A timing library construction method aimed at improving routing efficiency for modern FPGAs
Gang Liao, Jun Yu
Author Affiliations +
Proceedings Volume 12715, Eighth International Conference on Electronic Technology and Information Science (ICETIS 2023); 1271508 (2023) https://doi.org/10.1117/12.2682408
Event: Eighth International Conference on Electronic Technology and Information Science (ICETIS 2023), 2023, Dalian, China
Abstract
As Moore’s law indicates, the number of transistors on a chip doubles every 18 months, which guarantees many resourcedemanding applications can be implemented on these advanced chips. In order to fulfill this purpose, CAD tools should be precise and efficient. In this paper, we dig into FPGAs, which unavoidably require CAD tools to be configured. A new timing database construction method mainly focusing on reformatting the timing models of programmable interconnections and routing wires is proposed to improve routing efficiency for FPGAs. A contrast experiment has been carried out to compare routing efficiency with original and new database. The results of our experiment show that routing with this new database can implement circuits of high quality (1.000× critical path delay) within less time (0.994× original routing time). And it can at most route resource-demanding circuits within 0.787× original routing time.
© (2023) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Gang Liao and Jun Yu "A timing library construction method aimed at improving routing efficiency for modern FPGAs", Proc. SPIE 12715, Eighth International Conference on Electronic Technology and Information Science (ICETIS 2023), 1271508 (20 June 2023); https://doi.org/10.1117/12.2682408
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Field programmable gate arrays

Computer aided design

Databases

RELATED CONTENT

Smart Altera firmware for DSP with FPGAs
Proceedings of SPIE (April 09 2007)
Evaluating imaging systems in the absence of truth a...
Proceedings of SPIE (June 26 2001)
Partial reconfiguration-oriented design of logic controllers
Proceedings of SPIE (December 28 2007)
Command completion within an EPICS database
Proceedings of SPIE (June 08 1995)
Building information models for astronomy projects
Proceedings of SPIE (September 25 2012)

Back to Top