Paper
6 April 1995 Realization of a neuronal hardware with digital signal processor and programmable gate arrays
Author Affiliations +
Abstract
In this paper we describe how the processing speed of a radial basis neural network can be performed by the use of field programmable gate arrays (FPGA). The calculation of the very time-consuming exponential function is taken by an optimized CORDIC-processor. We determine the number of the necessary FPGAs and do a processing speed comparison between FPGA and DSP referring to an application in speech recognition.
© (1995) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Anke Meyer-Baese, Uwe Meyer-Baese, and Henning Scheich "Realization of a neuronal hardware with digital signal processor and programmable gate arrays", Proc. SPIE 2492, Applications and Science of Artificial Neural Networks, (6 April 1995); https://doi.org/10.1117/12.205092
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Digital signal processing

Field programmable gate arrays

Signal processing

Neural networks

Algorithm development

Quantization

Speech recognition

Back to Top